Intel® Core™ Ultra 200V Series Processors SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 831520 | 09/03/2024 | 001 | Public |
MSI Capability ID (MSICID) – Offset 40
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:24 | 0h | RO | (RSVD) Reserved |
| 23 | 1h | RO | (AC64B) 64-bit Address Capable: North Peak is capable of generating 64-bit memory addresses |
| 22:20 | 0h | RW | (MME) Multiple Message Enable. Indicates the number of messages allocated to the device with the following encoding: |
| 19:17 | 3h | RO | (MMC) Multiple Message Capable: Value of 0x3 indicates the device supports sending 8 interrupt messages (see Table 38 for list of events). |
| 16 | 0h | RW | (MSIE) MSI Enable: If set, MSI is enabled and the legacy interrupts messages (over IOSF sideband) will not be generated |
| 15:8 | 0h | RO | (MSINCP) MSI Next Capability Pointer: Pointer to the next capability structure. Value of 0 indicates there are no further capabilities ( i.e. the capability linked list is ended) |
| 7:0 | 5h | RO | (MSICID) MSI Capability ID: MSI Capability ID with a value of 05h indicating the presence of the MSI capability register set |