Intel® Core™ Ultra 200V Series Processors SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 831520 | 09/03/2024 | 001 | Public |
REG RESET_CTRL (RESET_CTRL) – Offset 10
Reset Control register is used to reset specific functional areas of Host Controller,
including buffer resets.
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:6 | 0h | RO | RSVD (RSVD) These bits in Software Control Register are reserved. It will |
| 5 | 0h | RW/V | IBI_QUEUE_RST (IBI_QUEUE_RST) IBI Queue Software Reset. |
| 4 | 0h | RW/V | RX_FIFO_RST (RX_FIFO_RST) Receive Buffer Software Reset. |
| 3 | 0h | RW/V | TX_FIFO_RST (TX_FIFO_RST) Transmit Buffer Software Reset. |
| 2 | 0h | RW/V | RESP_QUEUE_RST (RESP_QUEUE_RST) Response Queue Software Reset. |
| 1 | 0h | RW/V | CMD_QUEUE_RST (CMD_QUEUE_RST) Command Queue Software Reset. |
| 0 | 0h | RW/V | SOFT_RST (SOFT_RST) Core Software Reset. |