Intel® Core™ Ultra 200S, Intel® Core™ Ultra 200S Plus ,Intel® Core™ Ultra 200HX and 200HX Plus Series Processors

Datasheet, Volume 1 of 2

ID Date Version Classification
832586 03/17/2026 Public
Document Table of Contents
LAM

I/O Signal Planes and States

Power Planes and States for Testability Signals

Signal Name

Power Plane2

Resistors 2 3

During Reset1

Immediately after Reset1

S4/S5

Processor JTAG signals
PROC_​JTAG_​TCK

VCCPRIM_​IO

Strong Internal Pull-Down

Driven Low

Driven Low

Driven Low

PROC_​JTAG_​TMS

VCCPRIM_​IO

Internal Pull-Up

Driven High

Driven High

Driven High

PROC_​JTAG_​TDI

VCCPRIM_​IO

Internal Pull-Up

Driven High

Driven High

Driven High

PROC_​JTAG_​TDO

VCCPRIM_​IO

External Pull-Up

Undriven

Undriven

Undriven

PROC_​JTAG_​TRST#

VCCPRIM_​IO

Internal Pull-Down

Driven Low

Driven Low

Driven Low

DBG_​PMODE

VCCPRIM_​IO

Internal Pull-Up

Driven High

Driven High

Driven High

PRDY# Primary

External Pull-Up

Driven High

Driven High

Undriven

PREQ# Primary

External Pull-Up

Driven High

Driven High

Driven High

BPM[3:0] Primary

External Pull-Up

Undriven

Undriven

Undriven

Notes:
  1. Reset reference for primary well pins is RSMRST#.
  2. It is strongly recommended to reserve pads for PU\PD resistor in parallel to the internal resistor