12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767625 | 07/13/2023 | Public |
Physical Layer 16.0 GT/s Status Register (PL16S) – Offset AA8
Physical Layer 16.0 GT/s Status Register
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:5 | 0x0 | RO | Reserved (RSVD_M) Reserved |
4 | 0x0 | RW/1C/V/P | Link Equalization Request 16.0 GT/s (LERG4) This bit is Set by hardware to request the 16.0 GT/s Link equalization process to be performed on the Link. |
3 | 0x0 | RO/V/P | Equalization 16.0 GT/s Phase 3 Successful (EQP3SG4) When set to 1b, this bit indicates that Phase 3 of the 16.0 GT/s Transmitter Equalization procedure has successfully completed. |
2 | 0x0 | RO/V/P | Equalization 16.0 GT/s Phase 2 Successful (EQP2SG4) When set to 1b, this bit indicates that Phase 2 of the 16.0 GT/s Transmitter Equalization procedure has successfully completed. |
1 | 0x0 | RO/V/P | Equalization 16.0 GT/s Phase 1 Successful (EQP1SG4) When set to 1b, this bit indicates that Phase 1 of the 16.0 GT/s Transmitter Equalization procedure has successfully completed. |
0 | 0x0 | RO/V/P | Equalization 16.0 GT/s Complete (EQG4) When set to 1b, this bit indicates that the Transmitter Equalization procedure at the 16.0 GT/s data rate has completed. |