600 Series Chipset Family Platform Controller Hub

Datasheet, Volume 1 of 2

ID 648364
Date 05/10/2022
Document Table of Contents

Signal Description

Signal Name

Type

Description

PCIE1_​TXP

PCIE1_​TXN

PCIE2_​TXP

PCIE2_​TXN

PCIE3_​TXP

PCIE3_​TXN

PCIE4_​TXP

PCIE4_​TXN

PCIE5_​TXP

PCIE5_​TXN

PCIE6_​TXP

PCIE6_​TXN

PCIE7_​TXP

PCIE7_​TXN

PCIE8_​TXP

PCIE8_​TXN

PCIE9_​TXP

PCIE9_​TXN

PCIE10_​TXP

PCIE10_​TXN

PCIE11_​TXP

PCIE11_​TXN

PCIE12_​TXP

PCIE12_​TXN

PCIE13_​TXP / SATA0_​TXP

PCIE13_​TXN / SATA0_​TXN

PCIE14_​TXP / SATA1_​TXP

PCIE14_​TXN / SATA1_​TXN

PCIE15_​TXP / SATA2_​TXP

PCIE15_​TXN / SATA2_​TXN

PCIE16_​TXP / SATA3_​TXP

PCIE16_​TXN / SATA3_​TXN

PCIE17_​TXP / SATA4_​TXP

PCIE17_​TXN / SATA4_​TXN

PCIE18_​TXP / SATA5_​TXP

PCIE18_​TXN / SATA5_​TXN

PCIE19_​TXP / SATA6_​TXP

PCIE19_​TXN / SATA6_​TXN

PCIE20_​TXP / SATA7_​TXP

PCIE20_​TXN / SATA7_​TXN

PCIE21_​TXP

PCIE21_​TXN

PCIE22_​TXP

PCIE22_​TXN

PCIE23_​TXP

PCIE23_​TXN

PCIE24_​TXP

PCIE24_​TXN

PCIE25_​TXP

PCIE25_​TXN

PCIE26_​TXP

PCIE26_​TXN

PCIE27_​TXP

PCIE27_​TXN

PCIE28_​TXP

PCIE28_​TXN

O

PCI Express* Differential Transmit Pairs

These are PCI Express* based outbound high-speed differential signals

PCIE1_​RXP

PCIE1_​RXN

PCIE2_​RXP

PCIE2_​RXN

PCIE3_​RXP

PCIE3_​RXN

PCIE4_​RXP

PCIE4_​RXN

PCIE5_​RXP

PCIE5_​RXN

PCIE6_​RXP

PCIE6_​RXN

PCIE7_​RXP

PCIE7_​RXN

PCIE8_​RXP

PCIE8_​RXN

PCIE9_​RXP

PCIE9_​RXN

PCIE10_​RXP

PCIE10_​RXN

PCIE11_​RXP

PCIE11_​RXN

PCIE12_​RXP

PCIE12_​RXN

PCIE13_​RXP / SATA0_​RXP

PCIE13_​RXN / SATA0_​RXN

PCIE14_​RXP / SATA1_​RXP

PCIE14_​RXN / SATA1_​RXN

PCIE15_​RXP / SATA2_​RXP

PCIE15_​RXN / SATA2_​RXN

PCIE16_​RXP / SATA3_​RXP

PCIE16_​RXN / SATA3_​RXN

PCIE17_​RXP / SATA4_​RXP

PCIE17_​RXN / SATA4_​RXN

PCIE18_​RXP / SATA5_​RXP

PCIE18_​RXN / SATA5_​RXN

PCIE19_​RXP / SATA6_​RXP

PCIE19_​RXN / SATA6_​RXN

PCIE20_​RXP / SATA7_​RXP

PCIE20_​RXN / SATA7_​RXN

PCIE21_​RXP

PCIE21_​RXN

PCIE22_​RXP

PCIE22_​RXN

PCIE23_​RXP

PCIE23_​RXN

PCIE24_​RXP

PCIE24_​RXN

PCIE25_​RXP

PCIE25_​RXN

PCIE26_​RXP

PCIE26_​RXN

PCIE27_​RXP

PCIE27_​RXN

PCIE28_​RXP

PCIE28_​RXN

I

PCI Express* Differential Receive Pairs

These are PCI Express* based inbound high-speed differential signals

PCIE_​RCOMPP

PCIE_​RCOMPN

I

Impedance Compensation Inputs

GPP_​B0/ PCIE_​LINK_​DOWN

O

PCIE_​LINK_​DOWN Output

PCIe link failure debug signal. PCH PCIe Root Port(s) will assert this signal when a link down event occurs and is detected. For example when a link fails to train during an L1 sub-state exit event.