12th Generation Intel® Core™ Processors
Datasheet, Volume 1 of 2
DDR5 Memory Interface
Signal Name | Description | Dir. | Buffer Type | Link Type | Availability |
---|---|---|---|---|---|
DDR0_DQ0[7:0] DDR0_DQ1[7:0] DDR0_DQ2[7:0] DDR0_DQ3[7:0] DDR0_DQ4[7:0] DDR1_DQ0[7:0] DDR1_DQ1[7:0] DDR1_DQ2[7:0] DDR1_DQ3[7:0] DDR1_DQ4[7:0] DDR2_DQ0[7:0] DDR2_DQ1[7:0] DDR2_DQ2[7:0] DDR2_DQ3[7:0] DDR2_DQ4[3:0] DDR3_DQ0[7:0] DDR3_DQ1[7:0] DDR3_DQ2[7:0] DDR3_DQ3[7:0] DDR3_DQ4[3:0] | Data Buses: Data signals interface to the SDRAM data buses. Example: DDR0_DQ2[5] refers to DDR channel 0, Byte 2, Bit 5. | I/O | DDR5 | SE | S Processor Line P Processor Line |
DDR0_DQSP[4:0] DDR0_DQSN[4:0] DDR1_DQSP[4:0] DDR1_DQSN[4:0] DDR2_DQSP[4:0] DDR2_DQSN[4:0] DDR3_DQSP[4:0] DDR3_DQSN[4:0] | Data Strobes: Differential data strobe pairs. The data is captured at the crossing point of DQS during reading and write transactions. Example: DDR0_DQSP0 refers to DQSP of DDR channel 0, Byte 0. | I/O | DDR5 | Diff | S Processor Line P Processor Line |
DDR0_CLKN[3:0] DDR0_CLKP[3:0] DDR1_CLKN[3:0] DDR1_CLKP[3:0] DDR2_CLKN[3:0] DDR2_CLKP[3:0] DDR3_CLKN[3:0] DDR3_CLKP[3:0] | SDRAM Differential Clock: Differential clocks signal pairs, pair per rank. The crossing of the positive edge and the negative edge of their complement are used to sample the command and control signals on the SDRAM. | O | DDR5 | Diff | S Processor Line |
DDR0_CLK_N[1:0] DDR0_CLK_P[1:0] DDR1_CLK_N[1:0] DDR1_CLK_P[1:0] DDR2_CLK_N[1:0] DDR2_CLK_P[1:0] DDR3_CLK_N[1:0] DDR3_CLK_P[1:0] | SDRAM Differential Clock: Differential clocks signal pairs, pair per rank. The crossing of the positive edge and the negative edge of their complement are used to sample the command and control signals on the SDRAM. | O | DDR5 | Diff | P Processor Line |
DDR0_CS[3:0] DDR1_CS[3:0] DDR2_CS[3:0] DDR3_CS[3:0] | Chip Select: (1 per rank). These signals are used to select particular SDRAM components during the active state. There is one Chip Select for each SDRAM rank. The Chip select signal is Active High. | O | DDR5 | SE | S Processor Line P Processor Line |
DDR0_CA[12:0] DDR1_CA[12:0] DDR2_CA[12:0] DDR3_CA[12:0] | Command Address: These signals are used to provide the multiplexed command and address to the SDRAM. | O | DDR5 | SE | S Processor Line P Processor Line |
DDR_VREF_CA[3:0] | Memory Reference Voltage for Command and Address | O | A | SE | S Processor Line |
DDR0_ALERT# DDR1_ALERT# | Alert: This signal is used at command training only. It is getting the Command and Address Parity error flag during training. CRC feature is not supported. | I | DDR5 | SE | S Processor Line P Processor Line |