600 Series Chipset Family On-Package Platform Controller Hub

Datasheet, Volume 1 of 2

ID 691222
Date 01/05/2022

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

Signal Description

Testability Signals

Signal Name

Type

Description

PCH_​JTAG_​TCK

I/O

Test Clock Input (TCK): The test clock input provides the clock for the JTAG test logic.

PCH_​JTAG_​TMS

I/OD

Test Mode Select (TMS): The signal is decoded by the Test Access Port (TAP) controller to control test operations.

PCH_​JTAG_​TDI

I/OD

Test Data Input (TDI): Serial test instructions and data are received by the test logic at TDI.

PCH_​JTAG_​TDO

I/OD

Test Data Output (TDO): TDO is the serial output for test instructions and data from the test logic defined in this standard.

PCH_​JTAGX

I/O

This pin is used to support merged debug port topologies.

DBG_​PMODE

O

ITP Power Mode Indicator. This signal is used to transmit processor and PCH power/reset information to the Debugger.