Intel® Core™ Ultra 200S and 200HX Series Processors
Datasheet, Volume 1 of 2
| ID | Date | Version | Classification |
|---|---|---|---|
| 832586 | 03/11/2025 | Public |
A newer version of this document is available. Customers should click here to go to the newest version.
Signal Description
| Signal Name | Type | Description | Availability |
|---|---|---|---|
| PCIE_[24:1]_TX_N PCIE_[24:1]_TX_P | O | PCI Express* Differential Transmit Pairs These are the PCI Express* based outbound high-speed differential signals. | S |
| PCIE_[24:1]_RX_N PCIE_[24:1]_RX_P | I | PCI Express* Differential Receive Pairs These are the PCI Express* based inbound high-speed differential signals. | |
| GPP_SD17/PCIE_LINK_DOWN | O | PCI Express* Link Down Debug Signal PCIe link failure debug signal. PCIe Root Port(s) will assert this signal when a link down event occurs and is detected. For example when a link fails to train during an L1 sub-state exit event. | |
| PCIE_A_RCOMP PCIE_B_RCOMP PCIE_D_RCOMP PCIE_F_RCOMP | Analog | PCI Express* PHY Impedance Compensation Inputs | HX Processor Line only |