Intel® Core™ Ultra Series 3 Processors I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 872352 | 04/14/2026 | 001 | Public |
DMA Position Lower Base Address (DPLBASE) – Offset 70
This register specifies the base address (lower 32 bits) of DMA Position Buffer.
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:7 | 0h | RW | DMA Position Lower Base Address (DPLBASE) Lower 32 bits of the DMA Position Buffer Base Address. This register field must not be written when any DMA engine is running or the DMA transfer may be corrupted. This same address is used by the Flush Control, and must be programmed with a valid value before the FLCNRTL bit is set. |
| 6:1 | 0h | RO | DMA Position Lower Base Unimplemented Bits (RSVD6) Hardwired to 0 to force 128 byte buffer alignment for cache line write optimizations. |
| 0 | 0h | RW | DMA Position Buffer Enable (DPBE) When this bit is set to a '1', the controller will write the DMA positions of each of the DMA engines to the buffer in main memory periodically (typically once/frame). Software can use this value to know what data in memory is valid data. |