MPHY LASSOC 0 (MPHY_LASSOC_0) – Offset 1e70
This fields in this register house the mapping of a modPHY lane to the controller.
The information is used by the per-lane modPHY SUS power gating logic to gate/ungated
the appropriate lane when allowed/required by the associated controller.
This register is in the primary power well and is reset by global_rst_b.
| Bit Range | Default | Access | Field Name and Description |
| 31:30 | 0h | RO | Reserved |
| 29:25 | 0h | RW | HSIO Lane 5 Association (MPHY_L5_ASSOC) This field reflects the controller ownership of a HSIO lane. Encoding : 0h: PCIe Controller A 1h: PCIe Controller B 2h: PCIe Controller C 3h: PCIe Controller D 4h: PCIe Controller E 5h: SATA Controller 6h: Gbe Controller 7h: xHCI/xDCI Controller 8h: Reserved 9h: UFS Controller 1 Ah: UFS Controller 2 Bh: DMI Controller Ch: TSN Controller Dh: PCIE Controller F Eh: TSN1 Controller Fh: OSE0 Controller 10h: OSE1 Controller |
| 24:20 | 0h | RW | HSIO Lane 4 Association (MPHY_L4_ASSOC) This field reflects the controller ownership of a HSIO lane. Encoding : 0h: PCIe Controller A 1h: PCIe Controller B 2h: PCIe Controller C 3h: PCIe Controller D 4h: PCIe Controller E 5h: SATA Controller 6h: Gbe Controller 7h: xHCI/xDCI Controller 8h: Reserved 9h: UFS Controller 1 Ah: UFS Controller 2 Bh: DMI Controller Ch: TSN Controller Dh: PCIE Controller F Eh: TSN1 Controller Fh: OSE0 Controller 10h: OSE1 Controller |
| 19:15 | 0h | RW | HSIO Lane 3 Association (MPHY_L3_ASSOC) This field reflects the controller ownership of a HSIO lane. Encoding : 0h: PCIe Controller A 1h: PCIe Controller B 2h: PCIe Controller C 3h: PCIe Controller D 4h: PCIe Controller E 5h: SATA Controller 6h: Gbe Controller 7h: xHCI/xDCI Controller 8h: Reserved 9h: UFS Controller 1 Ah: UFS Controller 2 Bh: DMI Controller Ch: TSN Controller Dh: PCIE Controller F Eh: TSN1 Controller Fh: OSE0 Controller 10h: OSE1 Controller |
| 14:10 | 0h | RW | HSIO Lane 2 Association (MPHY_L2_ASSOC) This field reflects the controller ownership of a HSIO lane. Encoding : 0h: PCIe Controller A 1h: PCIe Controller B 2h: PCIe Controller C 3h: PCIe Controller D 4h: PCIe Controller E 5h: SATA Controller 6h: Gbe Controller 7h: xHCI/xDCI Controller 8h: Reserved 9h: UFS Controller 1 Ah: UFS Controller 2 Bh: DMI Controller Ch: TSN Controller Dh: PCIE Controller F Eh: TSN1 Controller Fh: OSE0 Controller 10h: OSE1 Controller |
| 9:5 | 0h | RW | HSIO Lane 1 Association (MPHY_L1_ASSOC) This field reflects the controller ownership of a HSIO lane. Encoding : 0h: PCIe Controller A 1h: PCIe Controller B 2h: PCIe Controller C 3h: PCIe Controller D 4h: PCIe Controller E 5h: SATA Controller 6h: Gbe Controller 7h: xHCI/xDCI Controller 8h: Reserved 9h: UFS Controller 1 Ah: UFS Controller 2 Bh: DMI Controller Ch: TSN Controller Dh: PCIE Controller F Eh: TSN1 Controller Fh: OSE0 Controller 10h: OSE1 Controller |
| 4:0 | 0h | RW | HSIO Lane 0 Association (MPHY_L0_ASSOC) modPHY Lane 0 Association (MPHY_L0_ASSOC) This field reflects the controller ownership of a modPHY lane. Encoding : 0h: PCIe Controller A 1h: PCIe Controller B 2h: PCIe Controller C 3h: PCIe Controller D 4h: PCIe Controller E 5h: SATA Controller 6h: Gbe Controller 7h: xHCI/xDCI Controller 8h: Reserved 9h: UFS Controller 1 Ah: UFS Controller 2 Bh: DMI Controller Ch: TSN Controller Dh: PCIE Controller F Eh: TSN1 Controller Fh: OSE0 Controller 10h: OSE1 Controller |