Intel® Core™ Ultra Series 3 Processors I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 872352 | 04/14/2026 | 001 | Public |
REG IC_SS_SCL_HCNT (IC_SS_SCL_HCNT) – Offset 14
This register sets the SCL clock high-period count for standard speed. This register can be written only when the I2C interface is disabled which corresponds to the IC_ENABLE register being set to 0. Writes at other times have no effect. The register is only used in Master mode.
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:16 | 0h | RO | RSVD_IC_SS_SCL_HIGH_COUNT (RSVD_IC_SS_SCL_HIGH_COUNT) IC_SS_SCL_HCNT Reserved bits - Read Only |
| 15:0 | 1f4h | RW | IC_SS_SCL_HCNT (IC_SS_SCL_HCNT) This register must be set before any I2C bus transaction can take place to ensure proper I/O timing. This register sets the SCL clock high-period count for standard speed. This register can be written only when the I2C interface is disabled which corresponds to the IC_ENABLE[0] register being set to 0. Writes at other times have no effect. |