Intel® Core™ Ultra Series 3 Processors I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 872352 | 04/14/2026 | 001 | Public |
GPI Interrupt Status (GPI_IS_vGPIO_3_0) – Offset 30c
Refer to Register Field for detail
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:14 | 0h | RO | Reserved |
| 13 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_vGPIO_THC3) Same description as bit 8. |
| 12 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_vGPIO_THC2) Same description as bit 8. |
| 11 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_vGPIO_THC1) Same description as bit 8. |
| 10 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_vGPIO_THC0) Same description as bit 8. |
| 9 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_vGPIO_TS1) Same description as bit 8. |
| 8 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_vGPIO_TS0) This bit is set to '1' by hardware when either an edge or a level event is detected (See RxEdCfg RxInv) on pad and all the following conditions are true: |
| 7:0 | 0h | RO | Reserved |