Intel® Core™ Ultra Series 3 Processors I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 872352 | 04/14/2026 | 001 | Public |
NMI Status (GPI_NMI_STS_GPP_E_0) – Offset 3b4
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:17 | 0h | RO | Reserved |
| 16 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_xxgpp_e_16) Same description as bit 1. |
| 15 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_xxgpp_e_15) Same description as bit 1. |
| 14 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_xxgpp_e_14) Same description as bit 1. |
| 13 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_xxgpp_e_13) Same description as bit 1. |
| 12:9 | 0h | RO | Reserved |
| 8 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_xxgpp_e_8) Same description as bit 1. |
| 7 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_xxgpp_e_7) Same description as bit 1. |
| 6 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_xxgpp_e_6) Same description as bit 1. |
| 5 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_xxgpp_e_5) Same description as bit 1. |
| 4 | 0h | RO | Reserved |
| 3 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_xxgpp_e_3) Same description as bit 1. |
| 2 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_xxgpp_e_2) Same description as bit 1. |
| 1 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_xxgpp_e_1) This bit is set to '1' by hardware when an edge event is detected (See RxEdCfg, RxInv) on pad and all the following conditions are true: |
| 0 | 0h | RO | Reserved |