Miscellaneous Configuration (MISCCFG) – Offset 10
Refer to Register Field for detail
| Bit Range | Default | Access | Field Name and Description |
| 31:24 | 37h | RW | GPIO Driver Mode Interrupt Select (GPDMINTSEL) IRQ globally for all pads (GPI_IS with corresponding GPI_IE enable). 0 = Interrupt Line 0 1 = Interrupt Line 1 ... 255 = Interrupt Line 255 |
| 23:20 | 0h | RO | Reserved |
| 19:16 | 4h | RW | GPIO Group to GPE_DW2 assignment encoding (GPE0_DW2) This register assigns a specific GPIO Group to the ACPI GPE0[95:64]. The selected GPIO group will be mapped to lower bits of the GPE register 0h = GPP_V[17:0] mapped to GPE[81:64]; other GPE bits not used. 1h = GPP_C[23:0] mapped to GPE[87:64]; other GPE bits not used. 2h = GPP_F[23:0] mapped to GPE[87:64]; other GPE bits not used. 3h = GPP_E[22:0] mapped to GPE[86:64]; other GPE bits not used. 4h = GPP_A[17:0] mapped to GPE[81:64]; other GPE bits not used. 5h = GPP_H[22:0] mapped to GPE[86:64]; other GPE bits not used. 6h = vGPIO mapped to GPE bits[73:72] for Timed GPIO input, mapped to GPE bits[75:74] for THC Wake-on-touch, and mapped to GPE bits[77:76] for THC Windows HIDclass Operation; other GPE bits not used 7h = GPP_B[25:0] mapped to GPI[89:64]; other GPE bits not used 8h = GPP_D[25:0] mapped to GPE[89:64]; other GPE bits not used. 9h = GPP_S[7:0] mapped to GPE[71:64]; other GPE bits not used. Ah-Fh = Reserved |
| 15:12 | 3h | RW | GPIO Group to GPE_DW1 assignment encoding (GPE0_DW1) This register assigns a specific GPIO Group to the ACPI GPE0[63:32]. The selected GPIO group will be mapped to lower bits of the GPE register 0h = GPP_V[17:0] mapped to GPE[49:32]; other GPE bits not used. 1h = GPP_C[23:0] mapped to GPE[55:32]; other GPE bits not used. 2h = GPP_F[23:0] mapped to GPE[55:32]; other GPE bits not used. 3h = GPP_E[22:0] mapped to GPE[54:32]; other GPE bits not used. 4h = GPP_A[17:0] mapped to GPE[49:32]; other GPE bits not used. 5h = GPP_H[22:0] mapped to GPE[54:32]; other GPE bits not used. 6h = vGPIO mapped to GPE bits[41:40] for Timed GPIO input, mapped to GPE bits[43:42] for THC Wake-on-touch, and mapped to GPE bits[45:44] for THC Windows HIDclass Operation; other GPE bits not used 7h = GPP_B[25:0] mapped to GPI[57:32]; other GPE bits not used 8h = GPP_D[25:0] mapped to GPE[57:32]; other GPE bits not used. 9h = GPP_S[7:0] mapped to GPE[39:32]; other GPE bits not used. Ah-Fh = Reserved |
| 11:8 | 2h | RW | GPIO Group to GPE_DW0 assignment encoding (GPE0_DW0) This register assigns a specific GPIO Group to the ACPI GPE0[31:0]. The selected GPIO group will be mapped to lower bits of the GPE register 0h = GPP_V[17:0] mapped to GPE[17:0]; other GPE bits not used. 1h = GPP_C[23:0] mapped to GPE[23:0]; other GPE bits not used. 2h = GPP_F[23:0] mapped to GPE[23:0]; other GPE bits not used. 3h = GPP_E[22:0] mapped to GPE[22:0]; other GPE bits not used. 4h = GPP_A[17:0] mapped to GPE[17:0]; other GPE bits not used. 5h = GPP_H[22:0] mapped to GPE[22:0]; other GPE bits not used. 6h = vGPIO mapped to GPE bits[9:8] for Timed GPIO input, mapped to GPE bits[11:10] for THC Wake-on-touch, and mapped to GPE bits[13:12] for THC Windows HIDclass Operation; other GPE bits not used 7h = GPP_B[25:0] mapped to GPI[25:0]; other GPE bits not used 8h = GPP_D[25:0] mapped to GPE[25:0]; other GPE bits not used. 9h = GPP_S[7:0] mapped to GPE[7:0]; other GPE bits not used. Ah-Fh = Reserved |
| 7:2 | 0h | RO | Reserved |
| 1 | 0h | RW | GPIO Dynamic Partition Clock Gating Enable (GPDPCGEN) Specify whether the GPIO Community should take part in partition clock gating 0 = Disable participation in dynamic partition clock gating 1 = Enable participation in dynamic partition clock gating |
| 0 | 0h | RW | GPIO Dynamic Local Clock Gating Enable (GPDLCGEN) Specify whether the GPIO Community should perform local clock gating. 0 = Disable dynamic local clock gating 1 = Enable dynamic local clock gating |