Intel® Core™ Ultra 200V Series Processors CFG and MEM Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 831649 | 03/30/2026 | 001 | Public |
Capabilities C (CAPID0_C_0_0_0_PCI) – Offset ec
Processor capability enumeration.
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:15 | 0h | RO | Reserved |
| 14 | 0h | RW/L | Dynamic Memory Frequency Change Disable (QCLK_GV_DIS) 0: Dynamic Memory Frequency Change is enabled |
| 13:10 | 0h | RO | Reserved |
| 9 | 0h | RW/L | SGX Disabled (SGX_DIS) Software Guard Extension (Intel® SGX) Disabled: Indicates that Intel® SGX is not available on this processor |
| 8:7 | 0h | RW/L | BCLK OC RANGE (BCLKOCRANGE) BCLK (Base clock) Overclocking maximum frequency. |
| 6 | 0h | RW/L | DISPLAY PIPED DIS (DISPLAY_PIPED_DIS) Disable PIPE D |
| 5 | 0h | RW/L | DISPLAY PIPEC DIS (DISPLAY_PIPEC_DIS) Disable PIPE C |
| 4:0 | 0h | RO | Reserved |