Intel® Core™ Ultra 200V Series Processors CFG and MEM Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 831649 | 03/30/2026 | 001 | Public |
CAPID0_F PCI (CAPID0_F_0_0_0_PCI) – Offset 5610
Control of bits in this register are only required for customer visible SKU differentiation.
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:28 | 0h | RW/L | Reserved field (Reserved) reserved field |
| 27:19 | 0h | RW/L | MAX DATA RATE DDR5 (MAX_DATA_RATE_DDR5) DDR5 Maximum frequency capability in 33Mhz units. (0 means unlimited). |
| 18 | 0h | RW/L | DDR5 ENABLE (DDR5_EN) Allow DDR5 operation. PCODE will update this field with the value of FUSE_DDR5_EN. |
| 17:9 | 0h | RW/L | MAX DATA RATE LPDDR5 (MAX_DATA_RATE_LPDDR5) LPDDR5 Maximum frequency capability in 33Mhz units. (0 means unlimited). |
| 8 | 0h | RW/L | LPDDR5 ENABLE (LPDDR5_EN) Allow LPDDR5 operation. PCODE will update this field with the value of FUSE_LPDDR5_EN. |
| 7 | 0h | RW/L | SPARE 7 (SPARE_7) SPARE. |
| 6:0 | 0h | RW/L | MAX DATA RATE AT GEAR1 (Max_Data_Rate_At_GEAR1) This field controls the max DDR data rate at gear1 (it is equal to the QCLK ratio) in 33MHz granularity. 0 means unlimited |