Intel® Core™ Ultra 200V Series Processors

Datasheet, Volume 1 of 2

ID Date Version Classification
829568 05/27/2025 004 Confidential
Document Table of Contents

Digital Display Interface TCP Signals

Signal Name

Type

Description

TCP0_​TXRX[1:0]_​P

TCP0_​TXRX[1:0]_​N

TCP0_​TX[1:0]_​P

TCP0_​TX[1:0]_​N

O

Digital Display Interface 0 (TCP0): Digital Display Interface main link transmitter lanes.

TCP0_​AUX_​P

TCP0_​AUX_​N

I/O

Digital Display Interface 0 (TCP0): DisplayPort Auxiliary: Half-duplex, bidirectional channel consists of one differential pair.

DDP0_​CTRLDATA

DDP0_​CTRLCLK

I/O

Digital Display Interface 0 (TCP0): HDMI Graphics Management Bus (GMBUS).

DDSP_​HPD0

I

Digital Display Interface 0 (TCP0): Hot Plug Detect (HPD).

TCP1_​TXRX[1:0]_​P

TCP1_​TXRX[1:0]_​N

TCP1_​TX[1:0]_​P

TCP1_​TX[1:0]_​N

O

Digital Display Interface 1 (TCP1): Digital Display Interface main link transmitter lanes.

TCP1_​AUX_​P

TCP1_​AUX_​N

I/O

Digital Display Interface 1 (TCP1): DisplayPort Auxiliary: Half-duplex, bidirectional channel consists of one differential pair.

DDP1_​CTRLDATA

DDP1_​CTRLCLK

I/O

Digital Display Interface 1 (TCP1): HDMI Graphics Management Bus (GMBUS).

DDSP_​HPD1

I

Digital Display Interface 1 (TCP1): Hot Plug Detect (HPD).

TCP2_​TXRX[1:0]_​P

TCP2_​TXRX[1:0]_​N

TCP2_​TX[1:0]_​P

TCP2_​TX[1:0]_​N

O

Digital Display Interface 2 (TCP2): Digital Display Interface main link transmitter lanes.

TCP2_​AUX_​P

TCP2_​AUX_​N

I/O

Digital Display Interface 2 (TCP2): DisplayPort Auxiliary: Half-duplex, bidirectional channel consists of one differential pair.

DDP2_​CTRLDATA

DDP2_​CTRLCLK

I/O

Digital Display Interface 2 (TCP2): HDMI Graphics Management Bus (GMBUS).

DDSP_​HPD2

I

Digital Display Interface 2 (TCP2): Hot Plug Detect (HPD).

TCP_​RCOMP

Analog

DDI IO Compensation resistors.

Notes:
  • Auxiliary Channel (AUX CH) is a half-duplex bidirectional channel used for link management and device control. AUX CH is an AC coupled differential signal.

  • GMBUS follows I2C Protocol