Intel® Core™ Ultra 200V Series Processors

Datasheet, Volume 1 of 2

ID Date Version Classification
829568 05/27/2025 004 Confidential
Document Table of Contents

Signal Descriptions

Signal Descriptions

Signal Name

Type

SSC

Capable

Description

CLKOUT_​N0

CLKOUT_​N1

CLKOUT_​N2

CLKOUT_​N3

CLKOUT_​N4

CLKOUT_​N5

CLKOUT_​P0

CLKOUT_​P1

CLKOUT_​P2

CLKOUT_​P3

CLKOUT_​P4

CLKOUT_​P5

O

Yes

PCI Express* Clock Output: Serial Reference 100 MHz PCIe* specification compliant differential output clocks to PCIe* devices

GPP_​D04/IMGCLKOUT0/USB-C_​GPP_​D04

GPP_​D00/IMGCLKOUT1/USB-C_​GPP_​D00

GPP_​F07/RSVD/IMGCLKOUT2/USB-C_​GPP_​F07

GPP_​F08/RSVD/IMGCLKOUT3/USB-C_​GPP_​F08

O

Imaging Clock : Clock for external camera sensor.

GPP_​C09/SRCCLKREQ0#/USB-C_​GPP_​C09

GPP_​C10/SRCCLKREQ1#/USB-C_​GPP_​C10

GPP_​C11/SRCCLKREQ2#/USB-C_​GPP_​C11

GPP_​C12/SRCCLKREQ3#/USB-C_​GPP_​C12

GPP_​C13/SRCCLKREQ4#/USB-C_​GPP_​C13

GPP_​D21/RSVD/SRCCLKREQ5#/USB-C_​GPP_​D21

IOD

Clock Request: Serial Reference Clock request signals for PCIe* 100  MHz differential clocks

XTAL_​IN

I

Crystal Input: Input connection for 38.4 MHz crystal to Processor

XTAL_​OUT

O

Crystal Output: Output connection for 38.4 MHz crystal to Processor

CLK_​S_​RCOMP

Analog

Differential Clock Bias Reference: Used to set BIAS reference for differential clocks.

Notes:
  1. SSC = Spread Spectrum Clocking. Intel does not recommend changing the Plan of Record and fully validated SSC default value set in BIOS Reference Code. The SSC level must only be adjusted for debugging or testing efforts and any Non POR configuration setting used are the sole responsibility of the customer.
  2. The SRCCLKREQ# signals can be configured to map to any of the PCI Express* Root Ports while using any of the CLKOUT differential pairs. If a particular SRCCLKREQ# is mapped to a different CLKOUT differential pair, make sure to map the SRCCLKREQ# of the re-mapped CLKOUT differential pair to a different value. Meaning, no two SRCCLKREQ# should have the same mapping.