Intel® Core™ Ultra 200H and 200U Series Processors

Datasheet, Volume 1 of 2

ID Date Version Classification
842704 05/27/2025 Public
Document Table of Contents

DRAM Clock Generation

Each support rank has a differential clock pair for DDR5. Each sub-channel has a (CK_​P/N and WCK_​P/N) differential clock pair for LPDDR5/x.