Intel® Core™ Ultra 200H and 200U Series Processors
Datasheet, Volume 1 of 2
| ID | Date | Version | Classification |
|---|---|---|---|
| 842704 | 05/27/2025 | Public |
Signal Description
| Signal Name | Type | Description |
|---|---|---|
| GPP_C04/SML0DATA/USB-C_GPP_C04 | I/OD | System Management Link 0 Data: SMBus link to external PHY. External Pull-up resistor required. |
| GPP_C03/SML0CLK/USB-C_GPP_C03 | I/OD | System Management Link 0 Clock External Pull-up resistor required. |
| GPP_C05/SML0ALERT#/USB-C_GPP_C05 | I/OD | System Management 0 Alert: Alert for the SMBus controller to optional Embedded Controller or BMC. External Pull-up resistor required. |
| GPP_C06/SML1CLK/USB-C_GPP_C06 | I/OD | System Management Link 1 Clock: SMBus link to optional Embedded Controller or BMC. External Pull-up resistor required. |
| GPP_C07/SML1DATA/USB-C_GPP_C07 | I/OD | System Management Link 1 Data: SMBus link to optional Embedded Controller or BMC. External Pull-up resistor required. |
| GPP_C08/SML1ALERT#/SOCHOT#/USB-C_GPP_C08 | I/OD | System Management 1 Alert: Alert for the SMBus controller to optional Embedded Controller or BMC. A soft-strap determines the native function SML1ALERT# or SOCHOT# usage. This is NOT the right Alert pin for USB-C* usage. External Pull-up resistor is required on this pin. |
| GPP_F15/GSXSRESET#/USB-C_SMLDATA/THC1_SPI2_IO3/GSPI0A_MISO/USB-C_GPP_F15 | I/OD | System Management bus over Sideband 2 Core Data External Pull-up resistor required. |
| GPP_F14/GSXDIN/USB-C_SMLCLK/THC1_SPI2_IO2/GSPI0A_MOSI/USB-C_GPP_F14 | I/OD | System Management bus over Sideband 2 Core Clock External Pull-up resistor required. |
| GPP_E02/USB-C_SMLADATA/THC0_SPI1_IO3/USB-C_GPP_E02 | I/OD | System Management bus over Sideband 2 Core Data External Pull-up resistor required. |
| GPP_E01/USB-C_SMLACLK/THC0_SPI1_IO2/USB-C_GPP_E01 | I/OD | System Management bus over Sideband 2 Core Clock External Pull-up resistor required. |
| INTRUDER# | I | Intruder Detect. |