Intel® Core™ Ultra 200H and 200U Series Processors

Datasheet, Volume 1 of 2

ID Date Version Classification
842704 05/27/2025 Public
Document Table of Contents

I/O Signal Planes and States

Signal Name

Power

Plane

During Reset3

Immediately after Reset3

S4/S5

SATA_​[0:1]_​TXN

SATA_​[0:1]_​TXP

SATA_​[0:1]_​RXN

SATA_​[0:1]_​RXP

Primary

Internal Pull-down

Internal Pull-down

Internal Pull-down

SATALED#

Primary

Undriven

Undriven

Undriven

SATA_​DEVSLP[0:1]1

Primary

Undriven

Undriven

Undriven

SATAGP[0:1]2

Primary

Undriven

Undriven

Undriven

SATAXPCIE[0:1]2

Primary

Internal Pull-up

Internal Pull-up

Undriven

Notes:
  1. Pin defaults to GPIO mode. The pin state during and immediately after reset follows default GPIO mode pin state. The pin state for S0 to S4/S5 reflects assumption that GPIO Use Select register was programmed to native mode functionality. If GPIO Use Select register is programmed to GPIO mode, refer to Multiplexed GPIO (Defaults to GPIO Mode) section for the respective pin states in S0 to S4/S5.
  2. Pin defaults to Native mode as SATAXPCIEx depends on soft-strap.
  3. Reset reference for primary well pins is RSMRST#.