Intel® Core™ Ultra 200H and 200U Series Processors

Datasheet, Volume 1 of 2

ID Date Version Classification
842704 05/27/2025 Public
Document Table of Contents

Signal Description

GPP_​D22 and GPP_​D23 have additional native function, BPKI3C_​SDA (inout) and BPKI3C_​SCL(inout), multiplexed onto the pins respectively as Native Function 1. The additional muxing is to support I3C debug capability which is new to H-Processor Series. The H-Processor GPP_​D22 and GPP_​D23 and their muxed functions are shown below:

GPP_​D22/BPKI3C_​SDA/BSSB_​LS0_​RX/USB-C_​GPP_​D22

GPP_​D23/BPKI3C_​SCL/BSSB_​LS0_​TX/USB-C_​GPP_​D23

The pins default to Native Function 1 or Native Function 2 depending on the HW pin strap GPP_​F21/USB-C_​GPP_​F21.

For GPIO pin implementation including multiplexed native functions, default values, signal states, and other characteristics, download the pdf, click on the navigation pane and refer the spreadsheet, 842704-002_​U_​H_​GPIO.xlsx.