Intel® Core™ Ultra 200H and 200U Series Processors
Datasheet, Volume 1 of 2
| ID | Date | Version | Classification |
|---|---|---|---|
| 842704 | 05/27/2025 | Public |
Signal Description
| Signal Name | Type | Description | Processor |
|---|---|---|---|
| PCIE_[20:1]_TXN PCIE_[20:1]_TXP | O | PCI Express* Differential Transmit Pairs These are the PCI Express* based outbound high-speed differential signals | U |
| PCIE_[20:1]_RXN PCIE_[20:1]_RXP | I | PCI Express* Differential Receive Pairs These are the PCI Express* based inbound high-speed differential signals | |
| PCIE_1_RCOMP PCIE_2_RCOMP PCIE_3_RCOMP PCIE_5_RCOMP | A | PCI Express* PHY Impedance Compensation Inputs | |
| PCIE_[28:1]_TXN PCIE_[28:1]_TXP | O | PCI Express* Differential Transmit Pairs These are the PCI Express* based outbound high-speed differential signals | H |
| PCIE_[28:1]_RXN PCIE_[28:1]_RXP | I | PCI Express* Differential Receive Pairs These are the PCI Express* based inbound high-speed differential signals | |
| PCIE_1_RCOMP PCIE_2_RCOMP PCIE_3_RCOMP PCIE_5_RCOMP | A | PCI Express* PHY Impedance Compensation Inputs | |
| GPP_H16/DDPB_CTRLCLK/PCIE_LINK_DOWN /USB-C_GPP_H16 | O | PCI Express* Link Down Debug Signal PCIe link failure debug signal. PCIe Root Port(s) will assert this signal when a link down event occurs and is detected. For example when a link fails to train during an L1 sub-state exit event. | |