Intel® Core™ Ultra 200H and 200U Series Processors

Datasheet, Volume 1 of 2

ID Date Version Classification
842704 05/27/2025 Public
Document Table of Contents

I/O Signal Planes and States

Power Planes and States for Testability Signals

Signal Name

Power Plane

Resistors 3

During Reset1

Immediately after Reset1

S4/S5

Processor JTAG signals
PROC_​JTAG_​TCK VCCPRIM_​IO

Internal Pull-Down

Driven Low

Driven Low

Driven Low

PROC_​JTAG_​TMS VCCPRIM_​IO

Internal Pull-Up

Driven High

Driven High

Driven High

PROC_​JTAG_​TDI VCCPRIM_​IO

Internal Pull-Up

Driven High

Driven High

Driven High

PROC_​JTAG_​TDO VCCPRIM_​IO

External Pull-Up

Undriven

Undriven

Undriven

PROC_​JTAG_​TRST# VCCPRIM_​IO

Internal Pull-Down

Driven Low

Driven Low

Driven Low

DBG_​PMODE VCCPRIM_​IO

Internal Pull-Up

Driven High

Driven High

Driven High

PRDY# VCCPRIM_​IO

Internal Pull-Up

Driven High

Driven High

Driven High

PREQ# VCCPRIM_​IO

Internal Pull-Up

Driven High

Driven High

Driven High

BSSB_​LS0_​TX Primary
BSSB_​LS0_​RX Primary
BPM[3:0] Primary

External Pull-Up

Undriven

Undriven

Undriven

BOOTHALT# Primary
Notes:
  1. Reset reference for primary well pins is RSMRST#.
  2. It is strongly recommended to reserve pads for PU\PD resistor in parallel to the internal resistor