Intel® Core™ Ultra 200H and 200U Series Processors

Datasheet, Volume 1 of 2

ID Date Version Classification
842704 05/27/2025 Public
Document Table of Contents

Signal Description

Signal Name Type Description
GPP_​E04/SATA_​DEVSLP0/USB-C_​GPP_​E04 I or O Serial ATA Port [0] Device Sleep: This is an open-drain pin on the side. Processor will tri-state this pin to signal to the SATA device that it may enter a lower power state (pin will go high due to Pull-up that's internal to the SATA device, per DEVSLP specification). Processor will drive pin low to signal an exit from DEVSLP state.

Design Constraint: no external Pull-up or Pull-down termination required when used as DEVSLP.

Note:This pin can be mapped to SATA Port 0.

GPP_​E05/SATA_​DEVSLP1/ISH_​GP7/USB-C_​GPP_​E05 I or O Serial ATA Port [1] Device Sleep: This is an open-drain pin on the Processor side. Processor will tri- state this pin to signal to the SATA device that it may enter a lower power state (pin will go high due to Pull-up that's internal to the SATA device, per DEVSLP specification). Processor will drive pin low to signal an exit from DEVSLP state.

Design Constraint: no external Pull-up or Pull-down termination required when used as DEVSLP.

Note:This pin can be mapped to SATA Port 1.

PCIE_​1_​TXN/SATA_​0_​TXN

PCIE_​1_​TXP/SATA_​0_​TXP

O Serial ATA Differential Transmit Pair 0: These outbound SATA Port 0 high-speed differential signals support 1.5 Gb/s, 3 Gb/s and 6 Gb/s.
PCIE_​1_​RXN/SATA_​0_​RXN

PCIE_​1_​RXP/SATA_​0_​RXP

I Serial ATA Differential Receive Pair 0: These inbound SATA Port 0 high-speed differential signals support 1.5 Gb/s, 3 Gb/s and 6 Gb/s.
PCIE_​2_​TXN/SATA_​1_​TXN

PCIE_​2_​TXP/SATA_​1_​TXP

O Serial ATA Differential Transmit Pair 1 :These outbound SATA Port 1 high-speed differential signals support 1.5 Gb/s, 3 Gb/s and 6 Gb/s.
PCIE_​2_​RXN/SATA_​1_​RXN

PCIE_​2_​RXP/SATA_​1_​RXP

I Serial ATA Differential Receive Pair 1: These inbound SATA Port 1 high-speed differential signals support 1.5 Gb/s, 3 Gb/s and 6 Gb/s.
GPP_​E00/SATAXPCIE0/SATAGP0/USB-C_​GPP_​E00 I or O Serial ATA Port [0] General Purpose Inputs: When configured as SATAGP0, this is an input pin that is used as an interlock switch status indicator for SATA Port 0. Drive the pin to '0' to indicate that the switch is closed and to '1' to indicate that the switch is open. Note:The default use of this pin is GPP_​E00.Pin defaults to Native mode as SATAXPCIE0 depends on soft-strap.
GPP_​F10/SATAXPCIE1/SATAGP1/ISH_​GP6A/USB-C_​GPP_​F10 I Serial ATA Port [1] General Purpose Inputs: When configured as SATAGP1, this is an input pin that is used as an interlock switch status indicator for SATA Port 1. Drive the pin to '0' to indicate that the switch is closed and to '1' to indicate that the switch is open.

Note:This default use of this pin is GPP_​F10.Pin defaults to Native mode as SATAXPCIE0 depends on soft-strap.

GPP_​E08/DDPA_​CTRLDATA/SATALED#/USB-C_​GPP_​E08 I or O Serial ATA LED: This signal is an open-drain output pin driven during SATA command activity. It is to be connected to external circuitry that can provide the current to drive a platform LED. When active, the LED is on. When tri-stated, the LED is off. Note:An external Pull-up resistor to VCC1P8 is required.