Intel® Processor and Intel® Core™ i3 N-Series

Datasheet, Volume 1 of 2

ID 759603
Date 01/04/2023
Version 001
Document Table of Contents

I/O Signal Planes and States

Signal Name

Power

Plane

During Reset3

Immediately after Reset3

S3/S4/S5

Deep Sx

SATA[0:1]_​TXN

SATA[0:1]_​TXP

SATA[0:1]_​RXN

SATA[0:1]_​RXP

Primary

Internal Pull-down

Internal Pull-down

Internal Pull-down

OFF

SATA_​LED#

Primary

Undriven

Undriven

Undriven

OFF

SATA_​DEVSLP[0:1]1

Primary

Undriven

Undriven

Driven Low

OFF

SATAGP[0:1]2

Primary

Undriven

Undriven

Undriven

OFF

SATAXPCIE[0:1]2

Primary

Internal Pull-up

Internal Pull-up

Undriven

OFF

Notes:
  1. Pin defaults to GPIO mode. The pin state during and immediately after reset follows default GPIO mode pin state. The pin state for S0 to Deep Sx reflects assumption that GPIO Use Select register was programmed to native mode functionality. If GPIO Use Select register is programmed to GPIO mode, refer to Multiplexed GPIO (Defaults to GPIO Mode) section for the respective pin states in S0 to Deep Sx.
  2. Pin defaults to Native mode as SATAXPCIEx depends on soft-strap.
  3. Reset reference for primary well pins is RSMRST#.