Intel® Processor and Intel® Core™ i3 N-Series

Datasheet, Volume 1 of 2

ID 759603
Date 01/04/2023
Version 001
Document Table of Contents

Signals Description

Name Type Description

PCIE9_​TXP / UFS10_​TXP

O

UFS port 1 lane 0 transmit signal

PCIE9_​TXN / UFS10_​TXN

O

UFS port 1 lane 0 transmit signal

PCIE9_​RXP / UFS10_​RXP

I

UFS port 1 lane 0 receive signal

PCIE9_​RXN / UFS10_​RXN

I

UFS port 1 lane 0 receive signal

PCIE10_​TXP / UFS11_​TXP

O

UFS port 1 lane 1 transmit signal

PCIE10_​TXN / UFS11_​TXN

O

UFS port 1 lane 1 transmit signal

PCIE10_​RXP / UFS11_​RXP

I

UFS port 1 lane 1 receive signal

PCIE10_​RXN / UFS11_​RXN

I

UFS port 1 lane 1 receive signal

CLKOUT_​PCIE_​N4 / UFS_​REF_​CLK

O

UFS reference clock signal (19.2 MHz).

Note:Level shifter is required for this signal to meet UFS specification.

Output voltage of UFS_​REF_​CLK is 1.05V

UFS_​RESET#

O

Unconnected pin (UFS device reset should be connected to a level shifted version of platform reset signal).