Intel® Processor and Intel® Core™ i3 N-Series

Datasheet, Volume 1 of 2

ID 759603
Date 01/04/2023
Version 001
Document Table of Contents

I/O Signal Planes and States

Signal Name

Power Plane

During Reset1

Immediately after Reset1

S3/S4/S5

Deep Sx

SPI0_​CLK

Primary

Internal Pull-down

Driven Low

Driven Low

OFF

SPI0_​MOSI

Primary

Hi-Z

(Refer to Note 2)

Internal PU, then Driven Low

Driven Low

OFF

SPI0_​MISO

Primary

Hi-Z

Internal Pull-up

Internal Pull-up

OFF

SPI0_​CS0#

Primary

Internal Pull-down

Driven High

Driven High

OFF

SPI0_​CS1#

Primary

Internal Pull-down

Driven High

Driven High

OFF

SPI0_​CS2#

Primary

Internal Pull-down

Driven High

Driven High

OFF

SPI0_​IO[3:2]

Primary

Hi-Z

(Refer to Note 2)

Internal Pull-up

Internal Pull-up

OFF

Notes:
  1. During reset refers to when RSMRST# is asserted.
  2. SPI0_​MOSI, SPI0_​IO[3:2] also function as strap pins. The actual pin state during Reset is dependent on the platform Pull-up/Pull-down resistor.