Intel® Processor and Intel® Core™ i3 N-Series
Datasheet, Volume 1 of 2
| ID | Date | Version | Classification |
|---|---|---|---|
| 759603 | 01/04/2023 | Public |
A newer version of this document is available. Customers should click here to go to the newest version.
Signal Description
| Name | Type | Description |
|---|---|---|
| INTRUDER# | I | Intruder Detect: This signal can be set to disable the system if box detected open. |
| GPP_C4 / SML0DATA | I/OD | System Management Link 0 Data: SMBus link to external PHY. External Pull-up resistor required. |
| GPP_C3/SML0CLK | I/OD | System Management Link 0 Clock External Pull-up resistor required. |
| GPP_C5 / SML0ALERT# | I/OD | System Management 0 Alert: Alert for the SMBus controller to optional Embedded Controller. External Pull-up resistor required. |
| GPP_C6 / SML1CLK | I/OD | System Management Link 1 Clock: SMBus link to optional Embedded Controller. External Pull-up resistor required. |
| GPP_C7 / SML1DATA | I/OD | System Management Link 1 Data: SMBus link to optional Embedded Controller. External Pull-up resistor required. |
| GPP_B23 / SML1ALERT# / PCHHOT# | I/OD | System Management 1 Alert: Alert for the SMBus controller to optional Embedded Controller. A soft-strap determines the native function SML1ALERT# or PCHHOT# usage. This is NOT the right Alert pin for USB-C* usage. External Pull-up resistor is required on this pin. |
| GPP_B11/PMCALERT# | I/OD | USB Type-C* PD Controller / Re-timer Alert: Alert for the SMLink1 Bus controller to all USB Type-C* PD Controllers, mandatory requirement for integrated USB-C* feature to work. External Pull-up resistor is required on this pin. |
| GPP_D14 / ISH_UART0_TXD / SML0BCLK / I2C6B_SCL | I/OD | System Management Link 0B Clock External Pull-up resistor is required on this pin. |
| GPP_D13 / ISH_UART0_RXD / SML0BDATA /I2C6B_SDA | I/OD | System Management Link 0B Data: SMBus link to external PHY. External Pull-up resistor is required on this pin. |