Intel® Processor and Intel® Core™ i3 N-Series

Datasheet, Volume 1 of 2

ID 759603
Date 01/04/2023
Version 001
Document Table of Contents

I/O Signal Planes and States

I/O Signal Planes and States

Signal Name Power Plane During Reset1 Immediately after Reset1 S3/S4/S5 Deep Sx
DDSP_​HPDA Primary Undriven Undriven Undriven OFF
DDSP_​HPDB Primary Undriven Undriven Undriven OFF
DDSP_​HPD1 Primary Undriven Undriven Undriven OFF
DDSP_​HPD2 Primary Undriven Undriven Undriven OFF
DDSP_​HPD3 Primary Undriven Undriven Undriven OFF
DDSP_​HPD4 Primary Undriven Undriven Undriven OFF
DDPA_​CTRLCLK Primary Undriven Undriven Undriven OFF
DDPA_​CTRLDATA Primary Internal Pull-down Driven Low Internal Pull-down OFF
DDPB_​CTRLCLK Primary Undriven Undriven Undriven OFF
DDPB_​CTRLDATA Primary Internal Pull-down Driven Low Internal Pull-down OFF
DDP1_​CTRLCLK Primary Undriven Undriven Undriven OFF
DDP1_​CTRLDATA Primary Internal Pull-down Driven Low Internal Pull-down OFF
DDP2_​CTRLCLK Primary Undriven Undriven Undriven OFF
DDP2_​CTRLDATA Primary Internal Pull-down Driven Low Internal Pull-down OFF
eDP_​VDDEN Primary Driven Low Driven Low Driven Low OFF
eDP_​BKLTEN Primary Driven Low Driven Low Driven Low OFF
eDP_​BKLTCTL Primary Driven Low Driven Low Driven Low OFF
DISP_​MISCC Primary Driven Low Driven Low Driven Low OFF
Note:1. Reset reference for primary well pins is RSMRST#.