Intel® Processor and Intel® Core™ i3 N-Series

Datasheet, Volume 1 of 2

ID 759603
Date 01/04/2023
Version 001
Document Table of Contents

I/O Signal Planes and States

Power Planes and States for Testability Signals

Signal Name

Power Plane

Resistors

During Reset1

Immediately after Reset1

S3/S4/S5

Deep Sx

PCH_​JTAG_​TCK

Primary

Strong Internal Pull-Down

Driven Low

Driven Low

Driven Low

OFF

PCH_​JTAG_​TMS

Primary

Internal Pull-Up

Driven High

Driven High

Driven High

OFF

PCH_​JTAG_​TDI

Primary

Internal Pull-Up

Driven High

Driven High

Driven High

OFF

PCH_​JTAG_​TDO

Primary

External Pull-Up

Undriven

Undriven

Undriven

OFF

PCH_​JTAGX1

Primary

Internal Strong Pull-Up (as TDO Input),

Internal Strong Pull-Down (as TCK Output)

Driven High

Driven High / Driven Low

Driven High / Driven Low

OFF

DBG_​PMODE

Primary

Internal Pull-Up

Driven High

Driven High

Driven High

OFF

Notes:
  1. This signal is used in common JTAG topology to take in last device's TDO to DCI. The only planned supported topology is the Shared Topology. Thus, this pin will operate as TCK mode.
  2. Reset reference for primary well pins is RSMRST#.