Intel® Processor and Intel® Core™ i3 N-Series
Datasheet, Volume 1 of 2
| ID | Date | Version | Classification |
|---|---|---|---|
| 759603 | 01/04/2023 | Public |
A newer version of this document is available. Customers should click here to go to the newest version.
PCI Express* Lane Polarity Inversion
The PCI Express* Base Specification requires polarity inversion to be supported independently by all receivers across a Link—each differential pair within each Lane of a PCIe* Link handles its own polarity inversion. Polarity inversion is applied, as needed, during the initial training sequence of a Lane. In other words, a Lane will still function correctly even if a positive (Tx+) signal from a transmitter is connected to the negative (Rx-) signal of the receiver. Polarity inversion eliminates the need to untangle a trace route to reverse a signal polarity difference within a differential pair and no special configuration settings are necessary in the PCH to enable it.