Intel® Pentium® Silver and Intel® Celeron® Processors

Datasheet, Volume 1 of 2

ID 633935
Date 12/27/2022
Document Table of Contents
DSP

I/O Signal Planes and States

Signal Name

Power plane

During Reset1

Immediately After Reset1

S3/S4/S5

Deep Sx

CNV_​RF_​RESET_​N

Primary

Driven

Driven

Driven

OFF

MODEM_​CLKREQ

Primary

Driven

Driven

Driven

OFF

CNV_​PA_​BLANKING

Primary

Undriven

Undriven

Undriven

OFF

CNV_​MFUART2_​RXD

Primary

Undriven

Undriven

Undriven

OFF

CNV_​MFUART2_​TXD

Primary

Undriven

Undriven

Undriven

OFF

CNV_​BRI_​DT

Primary

Driven

Driven

Driven

OFF

CNV_​BRI_​RSP

Primary

Powered (input, PU)

Powered (input, PU)

Powered (input, PU)

OFF

CNV_​RGI_​DT

Primary

Driven

Driven

Driven

OFF

CNV_​RGI_​RSP

Primary

Powered (input, PU)

Powered (input, PU)

Powered (input, PU)

OFF

CNV_​WT_​CLKP

Primary

Undriven

Undriven

Driven

OFF

CNV_​WT_​CLKN

Primary

Undriven

Undriven

Driven

OFF

CNV_​WT_​D0P

Primary

Undriven

Undriven

Driven

OFF

CNV_​WT_​D0N

Primary

Undriven

Undriven

Driven

OFF

CNV_​WT_​D1P

Primary

Undriven

Undriven

Driven

OFF

CNV_​WT_​D1N

Primary

Undriven

Undriven

Driven

OFF

CNV_​WR_​CLKP

Primary

Undriven

Undriven

Powered (input)

OFF

CNV_​WR_​CLKN

Primary

Undriven

Undriven

Powered (input)

OFF

CNV_​WR_​D0P

Primary

Undriven

Undriven

Powered (input)

OFF

CNV_​WR_​D0N

Primary

Undriven

Undriven

Powered (input)

OFF

CNV_​WR_​D1P

Primary

Undriven

Undriven

Powered (input)

OFF

CNV_​WR_​D1N

Primary

Undriven

Undriven

Powered (input)

OFF

CNV_​WT_​RCOMP

Primary

Undriven

Undriven

Driven

OFF

  1. Reset reference for primary well pins is PMC_​RSMRST_​N.