Jasper Lake EDS Vol1

Datasheet

ID 633935
Date 01/01/2021
Public Content

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents
DSP

CMOS DC Specifications

CMOS Signal Group DC Specifications

Associated Signals: MDSI_​DE_​TE_​1,MDSI_​DE_​TE_​2,PMC_​SYS_​RESET_​N, PROC_​PWR_​GD, VCCST_​PWRGD, SVID_​ALERT_​N

Symbol

Parameter

Minimum

Maximum

Units

Notes1

VIL

Input Low Voltage

Vcc*0.3

V

2

VIH

Input High Voltage

Vcc*0.7

V

2, 4

RON

Buffer on Resistance

20

70

Ω

-

ILI

Input Leakage Current

±150

μA

3

Notes:
  1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
  2. The Vcc referred to in these specifications refers to instantaneous VccST/IO.
  3. For VIN between “0” V and VccST. Measured when the driver is tri-stated.
  4. VIH may experience excursions above VccST.