Intel® 400 Series Chipset On-Package Platform Controller Hub
Online Register Database
ID | Date | Version | Classification |
---|---|---|---|
615146 | 08/09/2019 | 1.2 | Public |
BIOS Control (BIOS_SPI_BC) – Offset dc
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
30:12 | - | - | Reserved
|
11 | 0b | RW/L | Async SMI Enable for BIOS Write Protection (ASE_BWP) When set to '1' the flash controller will generate an SMI when it blocks a BIOS write or erase due to WPD = 0. The value in this field can be written by software as long as the BIOS Interface Lock-Down (BILD) is not set. |
10 | 0b | RO/V | Asynchronous SMI Status (SPI_ASYNC_SS) Status indication that the SPI Flash Controller has asserted an asynchronous SMI. Hardware clears the bit when it sends the De-assert SMI message. |
9 | - | - | Reserved
|
8 | 0b | RW/1C/V | Synchronous SMI Status (SPI_SYNC_SS) Status indication that the SPI Flash Controller has asserted a synchronous SMI. |
7 | 0b | RW/L | BIOS Interface Lock-Down (BILD) When set, prevents TS and BBS from being changed. This bit can only be written from 0 to 1 once. |
6 | 0b | RW/V/L | Boot BIOS Strap (BBS) This field determines the destination of accesses to the BIOS memory range. |
5 | 1b | RW/L | Enable InSMM.STS (EISS) When this bit is set, the BIOS region is not writable until the CPU sets the InSMM.STS bit. |
4 | 0b | RO/V | Top Swap Status (TSS) This bit provides a read-only path to view the state of the Top Swap bit. It is duplicated here to be consistent with the LPC version of the BC register. |
3:2 | 10b | RW | SPI Read Configuration (SRC) These bits are located in PCI Config space to allow them to be set early in the boot flow. |
1 | 0b | RW/L | Lock Enable (LE) When set, setting the WPD bit will cause SMI. |
0 | 0b | RW | Write Protect Disable (WPD) When set, access to the BIOS space is enabled for both read and write cycles to BIOS. |