Intel® 400 Series Chipset On-Package Platform Controller Hub
Online Register Database
ID | Date | Version | Classification |
---|---|---|---|
615146 | 08/09/2019 | 1.2 | Public |
GDBGLTSSM (GDBGLTSSM) – Offset c164
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
30 | 1h | RO | RxElecidle (RxElecidle)
|
29 | 0h | RO | X3_XS_SWAPPING (X3_XS_SWAPPING)
|
28 | 0h | RO | X3_DS_HOST_SHUTDOWN (X3_DS_HOST_SHUTDOWN)
|
27 | 0h | RO | PRTDIRECTION (PRTDIRECTION) 1'b0: Upstream |
26 | 0h | RO | LTDBTIMEOUT (LTDBTIMEOUT)
|
25:22 | 4h | RO | LTDBLINKSTATE (LTDBLINKSTATE)
|
21:18 | 0h | RO | LTDBSUBSTATE (LTDBSUBSTATE)
|
17 | 0h | RO | ELASTICBUFFERMODE (ELASTICBUFFERMODE)
|
16 | 1h | RO | TXELECLDLE (TXELECLDLE)
|
15 | 0h | RO | RXPOLARITY (RXPOLARITY)
|
14 | 0h | RO | TxDetRxLoopback (TxDetRxLoopback)
|
13:11 | 0h | RO | LTDBPhyCmdState (LTDBPhyCmdState) 000: PHY_IDLE |
10:9 | 2h | RO | POWERDOWN (POWERDOWN)
|
8 | 0h | RO | RXEQTRAIN (RXEQTRAIN)
|
7:6 | 1h | RO | TXDEEMPHASIS (TXDEEMPHASIS)
|
5:3 | 0h | RO | LTDBClkState (LTDBClkState) 000: CLK_NORM |
2 | 0000h | RO | TXSWING (TXSWING)
|
1 | 0000h | RO | RXTERMINATION (RXTERMINATION)
|
0 | 0000h | RO | TXONESZEROS (TXONESZEROS)
|