Intel® 400 Series Chipset On-Package Platform Controller Hub
Online Register Database
ID | Date | Version | Classification |
---|---|---|---|
615146 | 08/09/2019 | 1.2 | Public |
Interrupt Information; Bridge Control (INTR_BCTRL) – Offset 3c
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
30:28 | - | - | Reserved
|
27 | 0b | RW/V2 | Discard Timer SERR# Enable (DTSE) Reserved per PCI-Express spec. |
26 | 0b | RO | Discard Timer Status (DTS) Reserved per PCI-Express spec. |
25 | 0b | RW/V2 | Secondary Discard Timer (SDT) Reserved per Express spec. |
24 | 0b | RW/V2 | Primary Discard Timer (PDT) Reserved per Express spec. |
23 | 0b | RO | Fast Back to Back Enable (FBE) Reserved per Express spec. |
22 | 0b | RW | Secondary Bus Reset (SBR) Triggers a Hot Reset on the PCI-Express port. |
21 | 0b | RW/V2 | Master Abort Mode (MAM) Reserved per Express spec. |
20 | 0b | RW | VGA 16-Bit Decode (V16) When set, indicates that the I/O aliases of the VGA range (see BCTRL:VE definition below), are not enabled. |
19 | 0b | RW | VGA Enable (VE) When set, the following ranges will be claimed off the backbone by the root port: |
18 | 0b | RW | ISA Enable (IE) This bit only applies to I/O addresses that are enabled by the I/O Base and I/O Limit registers and are in the first 64KB of PCI I/O space. If this bit is set, the root port will block any forwarding from the backbone to the device of I/O transactions addressing the last 768 bytes in each 1KB block (offsets 100h to 3FFh). |
17 | 0b | RW | SERR# Enable (SE) When set, ERR_COR, ERR_NONFATAL, and ERR_FATAL messages received are forwarded to the backbone. When cleared, they are not. |
16 | 0b | RW | Parity Error Response Enable (PERE) When set, poisoned write TLPs and completions indicating poisoned TLPs will set the SSTS.DPD. |
15:8 | 00h | RO/V | Interrupt Pin (IPIN) Indicates the interrupt pin driven by the root port. |
7:0 | 00h | RW | Interrupt Line (ILINE) Software written value to indicate which interrupt line (vector) the interrupt is connected to. No hardware action is taken on this register. |