Intel® 400 Series Chipset On-Package Platform Controller Hub
Online Register Database
ID | Date | Version | Classification |
---|---|---|---|
615146 | 08/09/2019 | 1.2 | Public |
Error Interrupt Signal Enable (errorintrsigena) – Offset 3a
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
14:11 | - | - | Reserved
|
10 | 0h | RW | Tuning Error Signal Enable (tuning_err_sig_enb) 0 - Masked |
9 | 0h | RW | ADMA Error Signal Enable (adma_err_sig_enb) 0 - Masked |
8 | 0h | RW | Auto CMD Error Signal Enable (auto_cmd_err_sig_enb) 0 - Masked |
7 | 0h | RW | Current Limit Error Signal Enable (current_limit_err_sig_enb) 0 - Masked |
6 | 0h | RW | Data End Bit Error Signal Enable (data_end_bit_err_sig_enb) 0 - Masked |
5 | 0h | RW | Data CRC Error Signal Enable (data_crc_err_sig_sd_mode) 0 - Masked |
4 | 0h | RW | Data Timeout Error Signal Enable (data_timeout_err_sig_sd_mode) 0 - Masked |
3 | 0h | RW | Command Index Error Signal Enable (cmd_index_err_sig_sd_mode) 0 - Masked |
2 | 0h | RW | Command End Bit Error Signal Enable (cmd_end_bit_err_sig_sd_mode) 0 - Masked |
1 | 0h | RW | Command CRC Error Signal Enable (cmd_crc_err_sig_sd_mode) 0 - Masked |
0 | 0h | RW | Command Timeout Error Signal Enable (cmd_timeout_err_sig_sd_mode) 0 - Masked |