Intel® 400 Series Chipset On-Package Platform Controller Hub
Online Register Database
ID | Date | Version | Classification |
---|---|---|---|
615146 | 08/09/2019 | 1.2 | Public |
Status (HECI1_STS) – Offset 6
Status
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
15 | 0b | RO | Detected Parity Error (DPE) Not implemented, hardwired to 0. |
14 | 0b | RO | Signaled System Error (SSE) Not implemented, hardwired to 0. |
13 | 0b | RO | Received Master-Abort (RMA) Not implemented, hardwired to 0. |
12 | 0b | RO | Received Target Abort (RTA) Not implemented, hardwired to 0. |
11 | 0b | RO | Signaled Target-Abort (STA) Not implemented, hardwired to 0. |
10:9 | 00b | RO | DEVSEL# Timing (DEVT) Not implemented, hardwired to 0. |
8 | 0b | RO | Master Data Pariy Error Detected (DPD) Not implemented, hardwired to 0. |
7 | 0b | RO | Fast Back-to-Back Capable (FBC) Not implemented, hardwired to 0. |
6 | - | - | Reserved
|
5 | 0b | RO | 66 MHz Capable (C66) Not implemented, hardwired to 0. |
4 | 1b | RO | Capabilities List (CL) Indicates the presence of a capabilities list, hardwired to 1. |
3 | 0b | RO/V | Interrupt Status (IS) Reflects the state of the INTx# signal at the input of the enable/disable circuit. This bit is a 1 when the INTx# is asserted.This bit is a 0 after the interrupt is cleared (independent of the state of the Interrupt Disable bit in the command register). Note that this bit is not set by an MSI. |
2:0 | - | - | Reserved
|