Intel® 400 Series Chipset On-Package Platform Controller Hub
Online Register Database
ID | Date | Version | Classification |
---|---|---|---|
615146 | 08/09/2019 | 1.2 | Public |
Error Interrupt Status Enable (errorintrstsena) – Offset 36
This register is used to enable the Error Interrupt Status register fields.
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
14:13 | - | - | Reserved
|
12 | 0h | RO | Transfer Response Error (xfrresponce_err) 0 - Masked |
11 | - | - | Reserved
|
10 | 0h | RW | Tuning error status enable (tune_errstsena) 0 - Masked |
9 | 0h | RW | ADMA Error Status Enable (adma_errstsena) 0 - Masked |
8 | 0h | RW | Auto CMD12 Error Status Enable (autocmd12_errstsena) 0 - Masked |
7 | 0h | RW | Current Limit Error Status Enable (currentlim_errstsena) 0 - Masked |
6 | 0h | RW | Data End Bit Error Status Enable (dataendbit_errstsena) 0 - Masked |
5 | 0h | RW | Data CRC Error Status Enable (datacrc_errstsena) 0 - Masked |
4 | 0h | RW | Data Timeout Error Status Enable (datatimeout_errstsena) 0 - Masked |
3 | 0h | RW | Command Index Error Status Enable (cmdindex_errstsena) 0 - Masked |
2 | 0h | RW | Command End Bit Error Status Enable (cmdendbit_errstsena) 0 - Masked |
1 | 0h | RW | Command CRC Error Status Enable (cmdcrc_errstsena) 0 - Masked |
0 | 0h | RW | Command Timeout Error Status Enable (cmdtimeout_errstsena) 0 - Masked |