Intel® 400 Series Chipset On-Package Platform Controller Hub
Online Register Database
ID | Date | Version | Classification |
---|---|---|---|
615146 | 08/09/2019 | 1.2 | Public |
Normal Interrupt Signal Enable (normalintrsigena) – Offset 38
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
14 | 0h | RO | Boot Terminate Interrupt Signal Enable (Boot_Term_Int) 0 - Masked |
13 | 0h | RW | Boot ack rcv Signal Enable (FX_event_sigenb) 0 - Masked |
12 | 0h | RW | Re-Tuning Event Signal Enable (retung_evnt_intrsig_enb) 0 - Masked |
11 | 0h | RW | INT_C Signal Enable (int_c_sig_enb) 0 - Masked |
10 | 0h | RW | INT_B Signal Enable (int_b_sig_enb) 0 - Masked |
9 | 0h | RW | INT_A Signal Enable (int_a_sig_enb) 0 - Masked |
8 | 0h | RW | Card Interrupt Signal Enable (card_intr_sig_enb) 0 - Masked |
7 | 0h | RW | Card Removal Signal Enable (card_remove_sig_enb) 0 - Masked |
6 | 0h | RW | Card Insertion Signal Enable (card_insert_sig_enb) 0 - Masked |
5 | 0h | RW | Buffer Read Ready Signal Enable (buffer_rd_ready_sig_enb) 0 - Masked |
4 | 0h | RW | Buffer Write Ready Signal Enable (buffer_wr_ready_sig_enb) 0 - Masked |
3 | 0h | RW | DMA Interrupt Signal Enable (dma_intr_sig_enb) 0 - Masked |
2 | 0h | RW | Block Gap Event Signal Enable (block_gap_event_sig_enb) 0 - Masked |
1 | 0h | RW | Transfer Complete Signal Enable (transfer_complete_sig_enb) 0 - Masked |
0 | 0h | RW | Command Complete Signal Enable (cmd_complete_sig_enb) 0 - Masked |