Intel® 400 Series Chipset On-Package Platform Controller Hub
Online Register Database
ID | Date | Version | Classification |
---|---|---|---|
615146 | 08/09/2019 | 1.2 | Public |
XHC System Bus Configuration 2 (XHCC2) – Offset 44
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31 | 0b | RW | OC Configuration Done (OCCFGDONE) This bit is used by BIOS to prevent spurious switching during OC configuration. It must be set by BIOS after configuration of the OC mapping bits is complete. Once this bit is set, OC mapping shall not be changed by SW. |
30:26 | - | - | Reserved
|
25 | 0b | RW | DMA Request Boundary Crossing Control (DREQBCC) This bit controls the boundary crossing limit of each Read/Write Request. |
24:22 | 0h | RW | IDMA Read Request Size Control (IDMA_RDREQSZCTRL) Read Request Size Control: This bit controls the maximum size of each Read Request. |
21 | 0b | RW | XHC Upstream Read Relaxed Ordering Enable (XHCUPRDROE) This policy controls the Relaxed Ordering attribute for upstream reads. |
20 | 0b | RW | IOSF Sideband Register Access Disable (IOSFSRAD) When set, it disables the IOSF sideband interface from accepting any host space register access. |
19:14 | 0Fh | RW | Upstream Non-Posted Pre-Allocation (UNPPA) This field reserves data sizes, in 64 byte chunks, of the downstream completion resource. This value is zero based. |
13:12 | 00b | RW | SW Assisted xHC Idle Policy (SWAXHCIP) Note: Irrespective of the setting of this field, SW write of 0 to SWAXHCI will clear the bit. |
11 | 0h | RW | MMIO Read After MMIO Write Delay Disable (RAWDD) This field controls delay on MMIO Read after MMIO Write. |
10 | 0h | RW | MMIO Write After MMIO Write Delay Enable (WAWDE) This field controls delay on MMIO Write after previous MMIO Write. |
9:8 | 0h | RW | SW Assisted Cx Inhibit (SWACXIHB) This field controls how the DMI L1 inhibit signal from USB 3.1 to PMC will behave. |
7:6 | 0h | RW | SW Assisted DMI L1 Inhibit (SWADMIL1IHB) This field controls how the DMI L1 inhibit signal from USB 3.1 to DMI will behave.00: Never inhibit DMI L1.01: Inhibit DMI L1 when Isochronous Endpoint is active (PPT Behavior).10: Inhibit DMI L1 when Priodic Active as defined in 40.4.3.2.1.11: Inhibit DMI L1 if XHCC1.SWAXHCI = 0. |
5:3 | 0h | RW | L1 Force P2 Clock Gating Wait Count (L1FP2CGWC) If programmed to non zero, it allows L1 force P2 gating off the clock to be delayed after the time-out period specified. If wake up event is detected before the time-out, pclk remains alive and trigger L1 exit as though CPU host is causing the wake, |
2:0 | 000b | RW | Read Request Size Control (RDREQSZCTRL) Read Request Size Control: This bit controls the maximum size of each Read Request. |