Intel® 400 Series Chipset On-Package Platform Controller Hub
Online Register Database
ID | Date | Version | Classification |
---|---|---|---|
615146 | 08/09/2019 | 1.2 | Public |
Power Management Configuration Reg 1 (PM_CFG) – Offset 1818
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
30 | - | - | Reserved
|
29 | 0b | RW | Allow 24MHz Crystal Oscillator Shutdown (ALLOW_24_OSC_SD) When this bit is '0', the 24MHz crystal oscillator will always be running while in S0. |
28:26 | - | - | Reserved
|
25 | 0b | RW | Allow USB2 PHY Core Power Gating (ALLOW_USB2_CORE_PG) When this bit is '0' (default), USB2 PHY power gating is disabled. |
24 | 0b | RW/L | Energy Reporting Lock (ER_LOCK) When this bit is written to 1, it will remain 1 until the next RSMRST# assertion. While this bit is 1, GEN_PMCON_A.ER_EN value cannot be changed. BIOS should write 1b1 to this bit only AFTER writing to GEN_PMCON_A.ER_EN. |
23:22 | - | - | Reserved
|
21 | 0b | RW | RTC Wake from DeepSx Disable (RTC_DSX_WAKE_DIS) When set, this bit disables RTC wakes from waking the system from DeepSx. |
20 | - | - | Reserved
|
19:18 | 00b | RW/L | SLP_SUS# Minimum Assertion Width (SLP_SUS_MIN_ASST_WDTH) This 2-bit value indicates the minimum assertion width of the SLP_SUS# signal to guarantee that the SUS well power supplies have been fully power-cycled. This value may be modified per platform depending on power supply capacitance, board capacitance, power failure detection circuits, etc. |
17:16 | 00b | RW/L | SLP_A# Minimum Assertion Width (SLP_A_MIN_ASST_WDTH) This 2-bit value indicates the minimum assertion width of the SLP_A# signal to guarantee that the ASW power supplies have been fully power-cycled. This value may be modified per platform depending on power supply capacitance, board capacitance, power failure detection circuits, etc. |
15:14 | 00b | RW/L | SLP_LAN# Minimum Assertion Width (SLP_LAN_MIN_ASST_WDTH) This 2-bit value indicates the minimum assertion width of the SLP_LAN# signal to guarantee that the power to the PHY has been fully power-cycled. This value may be modified per platform depending on power supply, capacitance, board capacitance, power failure detection circuits, etc. |
13 | 0b | RW | After G3 Last State Enable (AG3_LS_EN) When PM_CFG.AG3E is '0', AG3_LS_EN determines whether the PCH will consider the platform's previous state when determining whether to power-up after G3. |
12 | 0b | RW | After Type 8 Global Reset Last State Enable (A8GR_LS_EN) AGR_LS_EN determines whether the PCH will consider the platform's previous state when determining whether to power-up after non-thermal and non-explicitly requested type 8 global resets. |
11 | - | - | Reserved
|
10 | 0b | RW | Power Button Debounce Mode (PB_DB_MODE) This bit controls when interrupts (SMI#, SCI) are generated in response to assertion of the PWRBTN# pin. This bit's values cause the following behavior: |
9:8 | 00b | RW/L | Reset Power Cycle Duration (PWR_CYC_DUR) The value in this register determines the minimum time a platform will stay in reset (SLP_S3#, SLP_S4#, SLP_S5# asserted and also SLP_A# and SLP_LAN# asserted if applicable) during a host partition reset with power cycle or a global reset. The duration programmed in this register takes precedence over the applicable SLP_# stretch timers in these reset scenarios. |
7:6 | - | - | Reserved
|
5 | 1b | RW/V | CPU OC Strap (COCS) SW programs this pin with the value that should be reflected to the GPIO8_OCS pin, when the pin is in native mode. |
4:3 | - | - | Reserved
|
2 | 0b | RW/L | Energy Reporting Enable (ER_EN) When this bit is 1, the PCH will periodically calculate and report its energy consumption to the CPU via PM_SYNC. When this bit is 0, the PCH will neither calculate nor report its energy consumption. |
1:0 | 00b | RW/V | Timing t581 (TIMING_T581) This field configures the t581 timing involved in the power down flow (CPUPWRGD inactive to ICC_ICLK_INIT inactive). Encodings (all min timings): |