Intel® 400 Series Chipset On-Package Platform Controller Hub
Online Register Database
ID | Date | Version | Classification |
---|---|---|---|
615146 | 08/09/2019 | 1.2 | Public |
Device Physical Endpoint-n Command (DEPCMD) – Offset c80c
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:16 | 0000h | RW | Command Parameters (COMMANDPARAM) When this register is written: |
15:12 | 0h | RW | Command Completion Status (CMDSTATUS) Additional information about the completion of this command is available in this field. |
11 | 0h | RW | HighPriority/ForceRM (HIPRI_FORCERM) HighPriority: Only valid for Start Transfer command |
10 | 0h | RW | Command Active (CMDACT) Software sets this bit to 1 to enable the device endpoint controller to execute the generic command.The device controller sets this bit to 0 when the CmdStatus field is valid and the endpoint is ready to accept another command. This does not imply that all the effects of the previously-issued command have taken place. |
9 | - | - | Reserved
|
8 | 0h | RW | Command Interrupt on Complete (CMDIOC) When this bit is set, the device controller issues a generic Endpoint Command Complete event after executing the command. Note that this interrupt is mapped to DEPCFG.IntrNum. When the DEPCFG command is executed, the command interrupt on completion goes to the interrupt pointed by the DEPCFG.IntrNum in the current command. |
7:4 | - | - | Reserved
|
3:0 | 0h | RW | Command Type (CMDTYP) Specifies the type of command the software driver is requesting the core to perform. |