Intel® 400 Series Chipset On-Package Platform Controller Hub
Online Register Database
ID | Date | Version | Classification |
---|---|---|---|
615146 | 08/09/2019 | 1.2 | Public |
Power Management Control/Status (PM_CS) – Offset 74
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
15 | 0b | RW/1C | PME_Status (PME_Status) This bit is set when the Intel PCH XHC would normally assert the PME# signal independent of the state of the PME_En bit. Writing a 1 to this bit will clear it and cause the internal PME to deassert (if enabled). Writing a 0 has no effect. This bit must be explicitly cleared by the operating system each time the operating system is loaded. |
14:13 | 00b | RO | Data_Scale (Data_Scale) The Intel PCH hardwires these bits to 00 because it does not support the associated Data register. |
12:9 | 0h | RO | Data_Select (Data_Select) The Intel PCH hardwires these bits to 0000 because it does not support the associated Data register. |
8 | 0b | RW | PME_En (PME_En) A 1 enables the Intel PCH XHC to generate an internal PME signal when PME_Status is 1. This bit must be explicitly cleared by the operating system each time it is initially loaded. |
7:4 | - | - | Reserved
|
3 | 1b | RO | No Soft Reset (NSR) this bit indicates that devices transitioning from D3hot to D0 because of PowerState commands do not perform an internal reset. Configuration Context is preserved. Upon transition from the D3hot to the D0 Initialized state, no additional operating system intervention is required to preserve Configuration Context beyond writing the PowerState bits.Transition from D3hot to D0 by a system or bus segment reset will return to the device state D0 Uninitialized with only PME context preserved if PME is supported and enabled. |
2 | - | - | Reserved
|
1:0 | 00b | RW | PowerState (PowerState) This 2-bit field is used both to determine the current power state of XHC function and to set a new power state. The definition of the field values are: |