Intel® 400 Series Chipset On-Package Platform Controller Hub
Online Register Database
ID | Date | Version | Classification |
---|---|---|---|
615146 | 08/09/2019 | 1.2 | Public |
SMLINK_PIN_CTL Register (SMLC) – Offset e
Note: This register is in the resume well and is reset by RSMRST#
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
6:3 | - | - | Reserved
|
2 | 1b | RW | SMLINK_CLK_CTL (SMLINK_CLK_CTL) 0 = Intel PCH will drive the SMLINK[0] pin low, independent of what the other SMLINK logic would otherwise indicate for the SMLINK(0) pin. |
1 | 0b | RO/V | SMLINK[1]_CUR_STS (SMLINK1_CUR_STS) This bit has a default value that is dependent on an external signal level. This returns the |
0 | 0b | RO/V | SMLINK[0]_CUR_STS (SMLINK0_CUR_STS) This bit has a default value that is dependent on an external signal level. This returns the value on the SMLINK[0] pin. It will be 1 to indicate high, 0 to indicate low. This allows software to read the current state of the pin. |